## BME 393L: Lab 1

## 4.1. Simulation of a VHDL code

First, the VHDL code provided to us was used to verify that the Quartus Prime software and the necessary setup procedures have been done correctly. This was done by compiling the code.

```
•
                                                    First_circit.vhd
                                                                                                                        ×
 🊰 🔲 🗗 🏥 🖺
         ⊟-- First VHDL code for BME-393 Lab
|-- It implements three primitive gates of AND, OR, and NOT (inverter)
          library ieee;
use ieee.std_logic_1164.all;
-- use ieee.numeric_std.all;
-- Another useful library for UNSIGNED numbers
       ⊟entity First_circuit is
⊟ port( KEY: in
| SW: in
| LEDR: out
                                                            std_logic_vector(3 downto 0);
std_logic_vector(9 downto 0);
std_logic_vector(9 downto 0);
std_logic_vector(7 downto 0)
                                                                                                                                    -- Push buttons
10
11
                                                                                                                                    -- Toggle switches
-- Red LEDs
12
13
14
15
16
17
                               LEDG:
                                                                                                                                    -- Green LEDs
         end entity First_circuit;
       Harchitecture main of First_circuit is signal a, b, c, d, e, f: std_logic; -- Naming inputs signal and_out: std_logic; -- AND gate output for reading by XOR gate signal or_out: std_logic; -- OR gate output for reading by XOR gate
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
       | begin | a <= SW(0); b <= SW(1); c <= SW(8); d <= SW(9); e <= KEY(0);
           and_out <= a and b;
         | dno_out <= a dnu b,
| or_out <= c or d;
| LEDR(0) <= and_out;
| LEDR(9) <= or_out;
| LEDG(0) <= not KEY(0);
| LEDG(5) <= and_out xor or_out;
           end architecture main;
```

Figure 1: The First\_circuit VHDL script used to verify setup and produce the output waveform

Next, a simulation was done to verify the obtained output with the output given in the lab procedure document. The inputs, which were predetermined, were: square wave input on SW[0] with a period of 10.0 ns, 0 ns offset, and 50% duty cycle, and the same for SW[1] (except with a period of 20.0 ns). The output obtained on LEDR[0], LEDR[9], LEDG[0], and LEDG[5], were as expected.



Figure 2: Input Waveform of First\_circuit VHDL script



Figure 3: Output Waveform of First\_circuit VHDL script (Result)

The output of the VHDL code simulation was then reformatted into a truth table (Table 1).

 Table 1: Truth table for the First\_circuit VHDL script

|       |       | Input |       | Output |         |         |         |         |
|-------|-------|-------|-------|--------|---------|---------|---------|---------|
| SW[0] | SW[1] | SW[8] | SW[9] | KEY[0] | LEDG[0] | LEDG[5] | LEDR[0] | LEDR[9] |
| 0     | 0     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 1     | 0     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 0     | 1     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 1     | 1     | 0     | 0     | 0      | 1       | 1       | 1       | 0       |
| 0     | 0     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 1     | 0     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 0     | 1     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 1     | 1     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 1     | 0     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 0     | 1     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 1     | 1     | 0     | 0     | 1      | 0       | 1       | 1       | 0       |
| 0     | 0     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |
| 1     | 0     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |
| 0     | 1     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |

| 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 |
|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |

The next step was to verify that the order of the lines of code within the body of the architecture has no effect on the behaviour of the circuit, as seen in Figure 4. The simulation with the same inputs, as shown in Figure 2, was run again. The input and output of the simulation, which can be seen in Figures 5 and 6, did not change, which was as expected.

Figure 4: Scrambled the body of the architecture within First\_circuit VHDL script



Figure 5: Input Waveform of the scrambled First\_circit VHDL script



Figure 6: Output Waveform of the scrambled First\_circit VHDL script (Result)

The output of the scrambled VHDL code simulation was then reformatted into a truth table (Table 2).

**Table 2:** Truth table for the scrambled First\_circuit VHDL script

|       |       | Input |       | Output |         |         |         |         |
|-------|-------|-------|-------|--------|---------|---------|---------|---------|
| SW[0] | SW[1] | SW[8] | SW[9] | KEY[0] | LEDG[0] | LEDG[5] | LEDR[0] | LEDR[9] |
| 0     | 0     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 1     | 0     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 0     | 1     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 1     | 1     | 0     | 0     | 0      | 1       | 1       | 1       | 0       |
| 0     | 0     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 1     | 0     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 0     | 1     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 1     | 1     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 1     | 0     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 0     | 1     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 1     | 1     | 0     | 0     | 1      | 0       | 1       | 1       | 0       |
| 0     | 0     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |
| 1     | 0     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |
| 0     | 1     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |

| 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 |
|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |

Comparing the results from Table 1 and Table 2, it is evident that scrambling the order of the lines of code within the body of the architecture has no effect on the output.

# 4.2. Schematic entry in digital circuits

The next step was to design the circuit behind the VHDL code shown in Figure 1 using a different method: schematic entry. The final schematic design can be seen in Figure 7. Additionally, a simulation was done, using the same inputs (Figure 8) as the VHDL code method, to verify that the schematic entry was done properly. The results, which can be seen in Figure 9, were as expected: the same as the simulation results of the VHDL code.



Figure 7: Figure 4-1 schematic used to produce the output waveform



Figure 8: Input Waveform of the Figure 4-1 schematic



Figure 9: Output waveform of the Figure 4-1 schematic (Result)

The output of the schematic entry simulation was then reformatted into a truth table (Table 3).

Table 3: Truth table for the Figure 4-1 schematic

|       |       | Input |       | Output |         |         |         |         |
|-------|-------|-------|-------|--------|---------|---------|---------|---------|
| SW[0] | SW[1] | SW[8] | SW[9] | KEY[0] | LEDG[0] | LEDG[5] | LEDR[0] | LEDR[9] |
| 0     | 0     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 1     | 0     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 0     | 1     | 0     | 0     | 0      | 1       | 0       | 0       | 0       |
| 1     | 1     | 0     | 0     | 0      | 1       | 1       | 1       | 0       |
| 0     | 0     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 1     | 0     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 1     | 0     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 0     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 0     | 1     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 0     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 0     | 1     | 1     | 1     | 0      | 1       | 1       | 0       | 1       |
| 1     | 1     | 1     | 1     | 0      | 1       | 0       | 1       | 1       |
| 0     | 0     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 1     | 0     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 0     | 1     | 0     | 0     | 1      | 0       | 0       | 0       | 0       |
| 1     | 1     | 0     | 0     | 1      | 0       | 1       | 1       | 0       |
| 0     | 0     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |
| 1     | 0     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |
| 0     | 1     | 1     | 0     | 1      | 0       | 1       | 0       | 1       |

| 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 |
|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |

# Compare your truth-table from the two sections of 4.1 and 4.2. Do you see any difference between the two outputs?

The truth tables from section 4.1 (Table 1 & Table 2) and section 4.2 (Table 3) all showed the same results. There was no difference between the two outputs because the First\_circuit (original and scrambled) script and the Figure 4-1 schematic were both describing the same circuit.

## 5. Lab Report

### VHDL Method

The circuit shown in Figure 5.1 in the lab document is modelled using VHDL code, which can be seen in Figure 10 below.

```
library ieee;
                                                 -- Declare that you want to
use IEEE libraries
use ieee.std_logic_1164.all; -- Library for standard logic circuits
-- use ieee.numeric_std.all; -- Another useful library for UNSIGNED
numbers
entity First_circuit is -- entity definition
      port( SW: in std_logic_vector(3 downto 0); -- Toggle switches
               LEDG: out std_logic_vector(2 downto 0) -- Green LEDs
      );
end entity First_circuit;
architecture main of First_circuit is
signal sw_input: std_logic_vector(3 downto 0); -- Naming inputs
signal intermediate: std_logic_vector(3 downto 0); -- Naming inputs
signal first_bit_out: std_logic; -- output first bit -> value * 2^0
signal second_bit_out: std_logic; -- output second bit -> value * 2^1
signal third bit out: std logic; -- output third bit -> value * 2^2
begin
sw_input(0) <= SW(0);
sw input(1) <= SW(1);
sw_input(2) <= SW(2);
sw_input(3) <= SW(3);</pre>
intermediate(0) <= sw(0) and sw(2);</pre>
intermediate(1) <= sw(1) xor sw(3);</pre>
intermediate(2) <= sw(1) and sw(3);</pre>
intermediate(3) <= intermediate(0) and intermediate(1);</pre>
first_bit_out <= sw(0) xor sw(2);
second bit out <= intermediate(0) xor intermediate(1);</pre>
third_bit_out <= intermediate(2) or intermediate(3);</pre>
LEDG(∅) <= first_bit_out;
```

```
LEDG(1) <= second_bit_out;
LEDG(2) <= third_bit_out;
end architecture main;</pre>
```

```
library ieee;
use ieee.std_logic_1164.all;
                                                                                  -- Declare that you want to use IEEE libraries
              use ieee.std_logic_1164.all; -- Library for standard logic circuits
-- use ieee.numeric_std.all; -- Another useful library for UNSIGNED numbers
  2
  3
  4
                                                    uit is -- entity definition
in std_logic_vector(3 downto 0);
out std_logic_vector(2 downto 0)
          ⊟entity First_circuit is
  6
7
                    port( SW:
                                                                                                                                             -- Toggle switches
          LEDG:
                                                                                                                                             -- Gréen LEDs
  8
            end entity First_circuit;
  9
10
          □architecture main of First_circuit is
11
            | signal sw_input: std_logic_vector(3 downto 0); -- Naming inputs
| signal intermediate: std_logic_vector(3 downto 0); -- Naming inputs
| signal first_bit_out: std_logic; -- output first bit -> value * 2^0
| signal second_bit_out: std_logic; -- output second bit -> value * 2^1
| signal third_bit_out: std_logic; -- output third bit -> value * 2^2
12
13
14
15
16
17
          begin
| sw_input(0) <= SW(0);
| sw_input(1) <= SW(1);
| sw_input(2) <= SW(2);
| sw_input(3) <= SW(3);</pre>
18
19
20
21
22
23
              intermediate(0) <= sw(0) and sw(2);
intermediate(1) <= sw(1) xor sw(3);
intermediate(2) <= sw(1) and sw(3);
intermediate(3) <= intermediate(0) and intermediate(1);</pre>
24
25
26
27
28
29
             first_bit_out <= sw(0) xor sw(2);
second_bit_out <= intermediate(0) xor intermediate(1);
third_bit_out <= intermediate(2) or intermediate(3);</pre>
30
31
32
           LEDG(0) <= first_bit_out;
LEDG(1) <= second_bit_out;
LEDG(2) <= third_bit_out;</pre>
33
34
35
36
              end architecture main;
```

Figure 10: VHDL script for the Postlab Circuit

A simulation was then run with all potential input sets. The input and output of the simulation can be seen in Figure 11.



Figure 11: Input and Output Waveforms for the Postlab Circuit VHDL script (Result)

The results of the simulation have been reformatted into a truth table, as shown in Table 4.

Table 4: Truth table for the Postlab Circuit VHDL script

|       | Inj   | out   | Output |         |         |         |
|-------|-------|-------|--------|---------|---------|---------|
| SW[3] | SW[2] | SW[1] | SW[0]  | LEDG[2] | LEDG[1] | LEDG[0] |
| 0     | 0     | 0     | 0      | 0       | 0       | 0       |
| 0     | 0     | 0     | 1      | 0       | 0       | 1       |
| 0     | 0     | 1     | 0      | 0       | 1       | 0       |
| 0     | 0     | 1     | 1      | 0       | 1       | 1       |
| 0     | 1     | 0     | 0      | 0       | 0       | 1       |
| 0     | 1     | 0     | 1      | 0       | 1       | 0       |
| 0     | 1     | 1     | 0      | 0       | 1       | 1       |
| 0     | 1     | 1     | 1      | 1       | 0       | 0       |
| 1     | 0     | 0     | 0      | 0       | 1       | 0       |
| 1     | 0     | 0     | 1      | 0       | 1       | 1       |
| 1     | 0     | 1     | 0      | 1       | 0       | 0       |
| 1     | 0     | 1     | 1      | 1       | 0       | 1       |
| 1     | 1     | 0     | 0      | 0       | 1       | 1       |
| 1     | 1     | 0     | 1      | 1       | 0       | 0       |
| 1     | 1     | 1     | 0      | 1       | 0       | 1       |
| 1     | 1     | 1     | 1      | 1       | 1       | 0       |

## Schematic Method

The circuit shown in Figure 5.1 in the lab document is modelled using the schematic entry method, which can be seen in Figure 12 below. A simulation was then run with all potential input sets. The input and output of the simulation can be seen in Figure 13.



Figure 12: Schematic for the Postlab circuit



Figure 13: Input and Output Waveforms for the Postlab circuit schematic (Result)

The results of the simulation have been reformatted into a truth table, as shown in Table 5.

 Table 5: Truth Table for the Postlab circuit schematic

|       | In    | out   | Output |         |         |         |
|-------|-------|-------|--------|---------|---------|---------|
| SW[3] | SW[2] | SW[1] | SW[0]  | LEDG[2] | LEDG[1] | LEDG[0] |
| 0     | 0     | 0     | 0      | 0       | 0       | 0       |
| 0     | 0     | 0     | 1      | 0       | 0       | 1       |
| 0     | 0     | 1     | 0      | 0       | 1       | 0       |
| 0     | 0     | 1     | 1      | 0       | 1       | 1       |
| 0     | 1     | 0     | 0      | 0       | 0       | 1       |
| 0     | 1     | 0     | 1      | 0       | 1       | 0       |
| 0     | 1     | 1     | 0      | 0       | 1       | 1       |
| 0     | 1     | 1     | 1      | 1       | 0       | 0       |
| 1     | 0     | 0     | 0      | 0       | 1       | 0       |
| 1     | 0     | 0     | 1      | 0       | 1       | 1       |
| 1     | 0     | 1     | 0      | 1       | 0       | 0       |
| 1     | 0     | 1     | 1      | 1       | 0       | 1       |
| 1     | 1     | 0     | 0      | 0       | 1       | 1       |
| 1     | 1     | 0     | 1      | 1       | 0       | 0       |
| 1     | 1     | 1     | 0      | 1       | 0       | 1       |
| 1     | 1     | 1     | 1      | 1       | 1       | 0       |

#### What is this circuit doing?

This circuit is adding together the binary values of A and B, and storing the result in C.

Input A, which can be thought of as a 2 bit binary number, is represented by the inputs: SW[0] and SW[1]. Here, SW[0] would be the Least Significant Bit (LSB) and SW[1] would be the Most Significant Bit (MSB).

Input B, which can also be thought of as a 2 bit binary number, is represented by the inputs: SW[2] and SW[3]. Here, SW[2] would be the LSB and SW[3] would be the MSB.

The output, C, which would store the result of the sum of A and B, is represented using a 3 bit binary number. Having 3 bits will ensure that any overflow is accounted for. This can be shown by using the range formula for a binary number (that is a whole number): with n being the number of bits, the range of the number would be:  $[0, 2^n - 1]$ . The range of a 2 bit binary number would then be: [0, 3]. The sum of two 2 bit binary numbers would be: [0, 6]. Therefore, a 3 bit binary number can be used to represent the sum, as it would have a range of [0, 7]. Starting with the MSB and ending with the LSB, the equivalent output would be: LEDG[2], LEDG[1], and LEDG[0].